### **Features** - High-performance, Low-power AVR® 8-bit Microcontroller - Advanced RISC Architecture - 130 Powerful Instructions Most Single Clock Cycle Execution - 32 x 8 General Purpose Working Registers + Peripheral Control Registers - Fully Static Operation - Up to 16 MIPS Throughput at 16 MHz - On-chip 2-cycle Multiplier - Non-volatile Program and Data Memories - 64K Bytes of In-System Reprogrammable Flash Endurance: 10,000 Write/Erase Cycles - Optional Boot Code Section with Independent Lock Bits In-System Programming by On-chip Boot Program **True Read-While-Write Operation** - 2K Bytes EEPROM Endurance: 100,000 Write/Erase Cycles - 4K Bytes Internal SRAM - Up to 64K Bytes Optional External Memory Space - Programming Lock for Software Security - SPI Interface for In-System Programming - JTAG (IEEE std. 1149.1 Compliant) Interface - Boundary-scan Capabilities According to the JTAG Standard - Extensive On-chip Debug Support - Programming of Flash, EEPROM, Fuses, and Lock Bits through the JTAG Interface - Peripheral Features - Two 8-bit Timer/Counters with Separate Prescalers and Compare Modes - Two Expanded 16-bit Timer/Counters with Separate Prescaler, Compare Mode, and Capture Mode - Real Time Counter with Separate Oscillator - Two 8-bit PWM Channels - 6 PWM Channels with Programmable Resolution from 1 to 16 Bits - 8-channel, 10-bit ADC - 8 Single-ended Channels - 7 Differential Channels - 2 Differential Channels with Programmable Gain (1x, 10x, 200x) - Byte-oriented Two-wire Serial Interface - Dual Programmable Serial USARTs - Master/Slave SPI Serial Interface - Programmable Watchdog Timer with On-chip Oscillator - On-chip Analog Comparator - Special Microcontroller Features - Power-on Reset and Programmable Brown-out Detection - Internal Calibrated RC Oscillator - External and Internal Interrupt Sources - Six Sleep Modes: Idle, ADC Noise Reduction, Power-save, Power-down, Standby and Extended Standby - Software Selectable Clock Frequency - ATmega103 Compatibility Mode Selected by a Fuse - Global Pull-up Disable - I/O and Packages - 53 Programmable I/O Lines - 64-lead TQFP and 64-pad QFN/MLF - Operating Voltages - 2.7 5.5V for ATmega64L - 4.5 5.5V for ATmega64 - Speed Grades - 0 8 MHz for ATmega64L - 0 16 MHz for ATmega64 8-bit **AVR**® Microcontroller with 64K Bytes In-System Programmable Flash ATmega64 ATmega64L Summary # **Pin Configuration** Figure 1. Pinout ATmega64 #### TQFP/MLF Note: The bottom pad under the QFN/MLF package should be soldered to ground. ### **Disclaimer** Typical values contained in this data sheet are based on simulations and characterization of other AVR microcontrollers manufactured on the same process technology. Min and Max values will be available after the device is characterized. ## **Overview** The ATmega64 is a low-power CMOS 8-bit microcontroller based on the AVR enhanced RISC architecture. By executing powerful instructions in a single clock cycle, the ATmega64 achieves throughputs approaching 1 MIPS per MHz, allowing the system designer to optimize power consumption versus processing speed. ## **Block Diagram** Figure 2. Block Diagram The AVR core combines a rich instruction set with 32 general purpose working registers. All the 32 registers are directly connected to the Arithmetic Logic Unit (ALU), allowing two independent registers to be accessed in one single instruction executed in one clock cycle. The resulting architecture is more code efficient while achieving throughputs up to ten times faster than conventional CISC microcontrollers. The ATmega64 provides the following features: 64K bytes of In-System Programmable Flash with Read-While-Write capabilities, 2K bytes EEPROM, 4K bytes SRAM, 53 general purpose I/O lines, 32 general purpose working registers, Real Time Counter (RTC), four flexible Timer/Counters with compare modes and PWM, two USARTs, a byte oriented Two-wire Serial Interface, an 8-channel, 10-bit ADC with optional differential input stage with programmable gain, programmable Watchdog Timer with internal Oscillator, an SPI serial port, IEEE std. 1149.1 compliant JTAG test interface, also used for accessing the On-chip Debug system and programming, and six software selectable power saving modes. The Idle mode stops the CPU while allowing the SRAM, Timer/Counters, SPI port, and interrupt system to continue functioning. The Powerdown mode saves the register contents but freezes the Oscillator, disabling all other chip functions until the next interrupt or Hardware Reset. In Power-save mode, the asynchronous timer continues to run, allowing the user to maintain a timer base while the rest of the device is sleeping. The ADC Noise Reduction mode stops the CPU and all I/O modules except asynchronous timer and ADC, to minimize switching noise during ADC conversions. In Standby mode, the crystal/resonator Oscillator is running while the rest of the device is sleeping. This allows very fast start-up combined with low power consumption. In Extended Standby mode, both the main Oscillator and the asynchronous timer continue to run. The device is manufactured using Atmel's high-density non-volatile memory technology. The On-chip ISP Flash allows the program memory to be reprogrammed In-System through an SPI serial interface, by a conventional non-volatile memory programmer, or by an On-chip Boot program running on the AVR core. The Boot Program can use any interface to download the Application Program in the Application Flash memory. Software in the Boot Flash section will continue to run while the Application Flash section is updated, providing true Read-While-Write operation. By combining an 8-bit RISC CPU with In-System Self-Programmable Flash on a monolithic chip, the Atmel ATmega64 is a powerful microcontroller that provides a highly-flexible and cost-effective solution to many embedded control applications. The ATmega64 AVR is supported with a full suite of program and system development tools including: C compilers, macro assemblers, program debugger/simulators, In-Circuit Emulators, and evaluation kits. # ATmega103 and ATmega64 Compatibility The ATmega64 is a highly complex microcontroller where the number of I/O locations supersedes the 64 I/O location reserved in the AVR instruction set. To ensure backward compatibility with the ATmega103, all I/O locations present in ATmega103 have the same location in ATmega64. Most additional I/O locations are added in an Extended I/O space starting from 0x60 to 0xFF (i.e., in the ATmega103 internal RAM space). These location can be reached by using LD/LDS/LDD and ST/STS/STD instructions only, not by using IN and OUT instructions. The relocation of the internal RAM space may still be a problem for ATmega103 users. Also, the increased number of Interrupt Vectors might be a problem if the code uses absolute addresses. To solve these problems, an ATmega103 compatibility mode can be selected by programming the fuse M103C. In this mode, none of the functions in the Extended I/O space are in use, so the internal RAM is located as in ATmega103. Also, the extended Interrupt Vectors are removed. The ATmega64 is 100% pin compatible with ATmega103, and can replace the ATmega103 on current printed circuit boards. The application notes "Replacing ATmega103 by ATmega128" and "Migration between ATmega64 and ATmega128" describes what the user should be aware of replacing the ATmega103 by an ATmega128 or ATmega64. # ATmega103 Compatibility Mode By programming the M103C Fuse, the ATmega64 will be compatible with the ATmega103 regards to RAM, I/O pins and Interrupt Vectors as described above. However, some new features in ATmega64 are not available in this compatibility mode, these features are listed below: - One USART instead of two, asynchronous mode only. Only the eight least significant bits of the Baud Rate Register is available. - One 16 bits Timer/Counter with two compare registers instead of two 16 bits Timer/Counters with three compare registers. - Two-wire serial interface is not supported. - Port G serves alternate functions only (not a general I/O port). - Port F serves as digital input only in addition to analog input to the ADC. - Boot Loader capabilities is not supported. - It is not possible to adjust the frequency of the internal calibrated RC Oscillator. - The External Memory Interface can not release any Address pins for general I/O, neither configure different wait states to different External Memory Address sections. - Only EXTRF and PORF exist in the MCUCSR Register. - No timed sequence is required for Watchdog Timeout change. - Only low-level external interrupts can be used on four of the eight External Interrupt sources. - Port C is output only. - USART has no FIFO buffer, so Data OverRun comes earlier. - The user must have set unused I/O bits to 0 in ATmega103 programs. ## **Pin Descriptions** **VCC** Digital supply voltage. **GND** Ground. Port A (PA7..PA0) Port A is an 8-bit bi-directional I/O port with internal pull-up resistors (selected for each bit). The Port A output buffers have symmetrical drive characteristics with both high sink and source capability. As inputs, Port A pins that are externally pulled low will source current if the pull-up resistors are activated. The Port A pins are tri-stated when a reset condition becomes active, even if the clock is not running. Port A also serves the functions of various special features of the ATmega64 as listed on page 74. Port B (PB7..PB0) Port B is an 8-bit bi-directional I/O port with internal pull-up resistors (selected for each bit). The Port B output buffers have symmetrical drive characteristics with both high sink and source capability. As inputs, Port B pins that are externally pulled low will source current if the pull-up resistors are activated. The Port B pins are tri-stated when a reset condition becomes active, even if the clock is not running. Port B also serves the functions of various special features of the ATmega64 as listed on page 75. Port C (PC7..PC0) Port C is an 8-bit bi-directional I/O port with internal pull-up resistors (selected for each bit). The Port C output buffers have symmetrical drive characteristics with both high sink and source capability. As inputs, Port C pins that are externally pulled low will source current if the pull-up resistors are activated. The Port C pins are tri-stated when a reset condition becomes active, even if the clock is not running. Port C also serves the functions of special features of the ATmega64 as listed on page 78. In ATmega103 compatibility mode, Port C is output only, and the port C pins are **not** tri-stated when a reset condition becomes active. Port D (PD7..PD0) Port D is an 8-bit bi-directional I/O port with internal pull-up resistors (selected for each bit). The Port D output buffers have symmetrical drive characteristics with both high sink and source capability. As inputs, Port D pins that are externally pulled low will source current if the pull-up resistors are activated. The Port D pins are tri-stated when a reset condition becomes active, even if the clock is not running. Port D also serves the functions of various special features of the ATmega64 as listed on page 79. Port E (PE7..PE0) Port E is an 8-bit bi-directional I/O port with internal pull-up resistors (selected for each bit). The Port E output buffers have symmetrical drive characteristics with both high sink and source capability. As inputs, Port E pins that are externally pulled low will source current if the pull-up resistors are activated. The Port E pins are tri-stated when a reset condition becomes active, even if the clock is not running. Port E also serves the functions of various special features of the ATmega64 as listed on page 82. Port F (PF7..PF0) Port F serves as the analog inputs to the A/D Converter. Port F also serves as an 8-bit bi-directional I/O port, if the A/D Converter is not used. Port pins can provide internal pull-up resistors (selected for each bit). The Port F output buffers have symmetrical drive characteristics with both high sink and source capability. As inputs, Port F pins that are externally pulled low will source current if the pull-up resistors are activated. The Port F pins are tri-stated when a reset condition becomes active, even if the clock is not running. If the JTAG interface is enabled, the pull-up resistors on pins PF7(TDI), PF5(TMS) and PF4(TCK) will be activated even if a reset occurs. The TDO pin is tri-stated unless TAP states that shift out data are entered. Port F also serves the functions of the JTAG interface. In ATmega103 compatibility mode, Port F is an input port only. Port G (PG4..PG0) Port G is a 5-bit bi-directional I/O port with internal pull-up resistors (selected for each bit). The Port G output buffers have symmetrical drive characteristics with both high sink and source capability. As inputs, Port G pins that are externally pulled low will source current if the pull-up resistors are activated. The Port G pins are tri-stated when a reset condition becomes active, even if the clock is not running. Port G also serves the functions of various special features. In ATmega103 compatibility mode, these pins only serves as strobes signals to the external memory as well as input to the 32 kHz Oscillator, and the pins are initialized to PG0 = 1, PG1 = 1, and PG2 = 0 asynchronously when a reset condition becomes active, even if the clock is not running. PG3 and PG4 are Oscillator pins. # ATmega64(L) RESET Reset input. A low level on this pin for longer than the minimum pulse length will gener- ate a reset, even if the clock is not running. The minimum pulse length is given in Table 19 on page 53. Shorter pulses are not guaranteed to generate a reset. **XTAL1** Input to the inverting Oscillator amplifier and input to the internal clock operating circuit. **XTAL2** Output from the inverting Oscillator amplifier. AVCC is the supply voltage pin for Port F and the A/D Converter. It should be externally connected to V<sub>CC</sub>, even if the ADC is not used. If the ADC is used, it should be con- nected to V<sub>CC</sub> through a low-pass filter. AREF is the analog reference pin for the A/D Converter. **PEN**This is a programming enable pin for the SPI Serial Programming mode. By holding this pin low during a Power-on Reset, the device will enter the SPI Serial Programming mode. PEN has no function during normal operation. **Resources** A comprehensive set of development tools, application notes and datasheetsare avail- able for download on http://www.atmel.com/avr. # **Register Summary** | Address | Name | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Page | |----------------------------|--------------------|--------|--------|----------|--------------------|-------------------|---------------|-------------------|------------|----------------| | (0xFF) | Reserved | - | - | - | - | - | - | - | _ | | | | Reserved | _ | - | - | - | _ | _ | _ | _ | | | (0x9E) | Reserved | - | - | _ | _ | _ | _ | _ | - | | | (0x9D) | UCSR1C | - | UMSEL1 | UPM11 | UPM10 | USBS1 | UCSZ11 | UCSZ10 | UCPOL1 | 192 | | (0x9C) | UDR1 | | • | | USART1 I/C | Data Register | • | • | • | 189 | | (0x9B) | UCSR1A | RXC1 | TXC1 | UDRE1 | FE1 | DOR1 | UPE1 | U2X1 | MPCM1 | 190 | | (0x9A) | UCSR1B | RXCIE1 | TXCIE1 | UDRIE1 | RXEN1 | TXEN1 | UCSZ12 | RXB81 | TXB81 | 191 | | (0x99) | UBRR1L | | • | | USART1 Baud | Rate Register Lov | W | | | 194 | | (0x98) | UBRR1H | - | - | - | - | | USART1 Baud | Rate Register Hig | h | 194 | | (0x97) | Reserved | - | - | - | - | - | - | - | - | | | (0x96) | Reserved | - | - | - | - | - | - | - | - | | | (0x95) | UCSR0C | - | UMSEL0 | UPM01 | UPM00 | USBS0 | UCSZ01 | UCSZ00 | UCPOL0 | 192 | | (0x94) | Reserved | - | _ | _ | - | _ | _ | _ | _ | | | (0x93)<br>(0x92) | Reserved | | | | _ | _ | _ | | | | | (0x92)<br>(0x91) | Reserved | - | - | | - | _ | _ | - | <u> </u> | | | (0x91) | Reserved<br>UBRR0H | | | _ | | _ | I ISARTA Raud | Rate Register Hig | | 194 | | (0x8F) | Reserved | | | | | _ | - | | _ | 194 | | (0x8E) | ADCSRB | _ | _ | _ | _ | _ | ADTS2 | ADTS1 | ADTS0 | 249 | | (0x8D) | Reserved | _ | _ | | _ | _ | | AD131 | AD130 | 270 | | (0x8C) | TCCR3C | FOC3A | FOC3B | FOC3C | _ | _ | _ | _ | _ | 139 | | (0x8B) | TCCR3A | COM3A1 | COM3A0 | COM3B1 | COM3B0 | COM3C1 | COM3C0 | WGM31 | WGM30 | 134 | | (0x8A) | TCCR3B | ICNC3 | ICES3 | | WGM33 | WGM32 | CS32 | CS31 | CS30 | 137 | | (0x89) | TCNT3H | | • | Time | er/Counter3 – Co | | | • | • | 139 | | (0x88) | TCNT3L | | | Tim | er/Counter3 – Co | unter Register Lo | w Byte | | | 139 | | (0x87) | OCR3AH | | | Timer/Co | unter3 – Output C | ompare Register | A High Byte | | | 140 | | (0x86) | OCR3AL | | | Timer/Co | unter3 – Output C | Compare Register | A Low Byte | | | 140 | | (0x85) | OCR3BH | | | Timer/Co | unter3 – Output C | ompare Register | B High Byte | | | 140 | | (0x84) | OCR3BL | | | Timer/Co | unter3 – Output C | Compare Register | B Low Byte | | | 140 | | (0x83) | OCR3CH | | | Timer/Co | unter3 – Output C | ompare Register | C High Byte | | | 140 | | (0x82) | OCR3CL | | | Timer/Co | unter3 – Output C | Compare Register | C Low Byte | | | 140 | | (0x81) | ICR3H | | | | Counter3 – Input ( | | | | | 141 | | (0x80) | ICR3L | | | Timer/ | Counter3 – Input | Capture Register | Low Byte | 1 | | 141 | | (0x7F) | Reserved | - | - | _ | - | _ | _ | - | _ | | | (0x7E) | Reserved | - | - | - | - | - | - | - | - | | | (0x7D) | ETIMSK | - | - | TICIE3 | OCIE3A | OCIE3B | TOIE3 | OCIE3C | OCIE1C | 142 | | (0x7C)<br>(0x7B) | ETIFR | _ | _ | ICF3 | OCF3A | OCF3B | TOV3 | OCF3C | OCF1C<br>- | 143 | | (0x7A) | Reserved<br>TCCR1C | FOC1A | FOC1B | FOC1C | _ | _ | _ | | | 138 | | (0x74) | OCR1CH | FOCIA | FOCIB | | unter1 – Output C | | C High Byto | _ | _ | 140 | | (0x78) | OCR1CL | | | | unter1 – Output C | | | | | 140 | | (0x77) | Reserved | _ | _ | - | | _ | – | _ | _ | 140 | | (0x76) | Reserved | _ | _ | _ | _ | _ | _ | _ | _ | | | (0x75) | Reserved | - | _ | _ | _ | _ | _ | - | _ | | | (0x74) | TWCR | TWINT | TWEA | TWSTA | TWSTO | TWWC | TWEN | _ | TWIE | 207 | | (0x73) | TWDR | | | | Two-wire Serial In | | | | | 209 | | (0x72) | TWAR | TWA6 | TWA5 | TWA4 | TWA3 | TWA2 | TWA1 | TWA0 | TWGCE | 209 | | (0x71) | TWSR | TWS7 | TWS6 | TWS5 | TWS4 | TWS3 | _ | TWPS1 | TWPS0 | 208 | | (0x70) | TWBR | | | Tw | o-wire Serial Inte | | gister | | | 207 | | (0x6F) | OSCCAL | | | | Oscillator Cal | ibration Register | | | | 43 | | (0x6E) | Reserved | - | - | - | - | - | - | - | - | | | (0x6D) | XMCRA | - | SRL2 | SRL1 | SRL0 | SRW01 | SRW00 | SRW11 | | 32 | | (0x6C) | XMCRB | XMBK | - | - | - | _ | XMM2 | XMM1 | XMM0 | 34 | | (0x6B) | Reserved | - | - | - | - | _ | - | - | _ | | | (0x6A) | EICRA | ISC31 | ISC30 | ISC21 | ISC20 | ISC11 | ISC10 | ISC01 | ISC00 | 91 | | (0x69) | Reserved | - | - | - | - | - | - | - | - | | | (0x68) | SPMCSR | SPMIE | RWWSB | - | RWWSRE | BLBSET | PGWRT | PGERS | SPMEN | 283 | | (0x67) | Reserved | _ | - | - | - | _ | - | - | - | | | ' ' | Reserved | - | - | - | - | - | _ | - | - | | | (0x66) | | | | | DODTO4 | PORTG3 | PORTG2 | PORTG1 | PORTG0 | 90 | | (0x66)<br>(0x65) | PORTG | - | - | - | PORTG4 | | | | | | | (0x66)<br>(0x65)<br>(0x64) | PORTG<br>DDRG | - | - | = | DDG4 | DDG3 | DDG2 | DDG1 | DDG0 | 90 | | (0x66)<br>(0x65) | PORTG | | | | | | | | | 90<br>90<br>89 | # **Register Summary (Continued)** | Address | Name | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Page | |----------------------------|------------------|----------------|---------------|---------------|--------------------|------------------|----------------|-----------------|---------------|-------------------| | (0x60) | Reserved | _ | _ | _ | _ | _ | _ | _ | - | | | 0x3F (0x5F) | SREG | ı | Т | Н | S | V | N | Z | С | 12 | | 0x3E (0x5E) | SPH | SP15 | SP14 | SP13 | SP12 | SP11 | SP10 | SP9 | SP8 | 14 | | 0x3D (0x5D) | SPL | SP7 | SP6 | SP5 | SP4 | SP3 | SP2 | SP1 | SP0 | 14 | | 0x3C (0x5C) | XDIV | XDIVEN | XDIV6 | XDIV5 | XDIV4 | XDIV3 | XDIV2 | XDIV1 | XDIV0 | 39 | | 0x3B (0x5B) | Reserved | - | - | - | _ | - | - | _ | - | | | 0x3A (0x5A) | EICRB | ISC71 | ISC70 | ISC61 | ISC60 | ISC51 | ISC50 | ISC41 | ISC40 | 92 | | 0x39 (0x59) | EIMSK | INT7 | INT6 | INT5 | INT4 | INT3 | INT2 | INT1 | INT0 | 93 | | 0x38 (0x58) | EIFR | INTF7 | INTF6 | INTF5 | INTF4 | INTF3 | INTF | INTF1 | INTF0 | 93 | | 0x37 (0x57) | TIMSK | OCIE2 | TOIE2 | TICIE1 | OCIE1A | OCIE1B | TOIE1 | OCIE0 | TOIE0 | 110, 141, 161 | | 0x36 (0x56) | TIFR | OCF2 | TOV2 | ICF1 | OCF1A | OCF1B | TOV1 | OCF0 | TOV0 | 110, 143, 161 | | 0x35 (0x55) | MCUCR | SRE | SRW10 | SE | SM1 | SM0 | SM2 | IVSEL | IVCE | 32, 47, 65 | | 0x34 (0x54) | MCUCSR | JTD | - | - | JTRF | WDRF | BORF | EXTRF | PORF | 56, 258 | | 0x33 (0x53) | TCCR0 | FOC0 | WGM00 | COM01 | COM00 | WGM01 | CS02 | CS01 | CS00 | 105 | | 0x32 (0x52) | TCNT0 | | | | | unter0 (8 Bit) | | | | 107 | | 0x31 (0x51) | OCR0 | | | 11 | mer/Counter0 Ou | i i | ř | 0000110 | TODALID | 107 | | 0x30 (0x50) | ASSR | - | - | -<br>- | - | AS0 | TCN0UB | OCR0UB | TCR0UB | 108 | | 0x2F (0x4F) | TCCR1A | COM1A1 | COM1A0 | COM1B1 | COM1B0<br>WGM13 | COM1C1<br>WGM12 | COM1C0<br>CS12 | WGM11 | WGM10 | 134 | | 0x2E (0x4E)<br>0x2D (0x4D) | TCCR1B<br>TCNT1H | ICNC1 | ICES1 | Time | er/Counter1 – Co | | | CS11 | CS10 | 137<br>139 | | 0x2D (0x4D)<br>0x2C (0x4C) | TCNT1H<br>TCNT1L | | | | er/Counter1 – Co | | • | | | 139 | | 0x2B (0x4B) | OCR1AH | | | | unter1 – Output C | | | | | 140 | | 0x2A (0x4A) | OCR1AL | | | | unter1 – Output C | | <u> </u> | | | 140 | | 0x29 (0x49) | OCR1BH | | | | unter1 – Output C | | | | | 140 | | 0x28 (0x48) | OCR1BL | | | Timer/Co | unter1 – Output C | Compare Register | B Low Byte | | | 140 | | 0x27 (0x47) | ICR1H | | | Timer/0 | Counter1 – Input ( | Capture Register | High Byte | | | 141 | | 0x26 (0x46) | ICR1L | | | Timer/0 | Counter1 - Input | Capture Register | Low Byte | | | 141 | | 0x25 (0x45) | TCCR2 | FOC2 | WGM20 | COM21 | COM20 | WGM21 | CS22 | CS21 | CS20 | 158 | | 0x24 (0x44) | TCNT2 | | | | Timer/Cou | unter2 (8 Bit) | | | | 160 | | 0x23 (0x43) | OCR2 | | | Tir | mer/Counter2 Out | put Compare Re | gister | | | 161 | | 0x22 (0x42) | OCDR | IDRD/<br>OCDR7 | OCDR6 | OCDR5 | OCDR4 | OCDR3 | OCDR2 | OCDR1 | OCDR0 | 255 | | 0x21 (0x41) | WDTCR | _ | _ | - | WDCE | WDE | WDP2 | WDP1 | WDP0 | 58 | | 0x20 (0x40) | SFIOR | TSM | - | - | - | ACME | PUD | PSR0 | PSR321 | 73, 112, 146, 229 | | 0x1F (0x3F) | EEARH | - | - | - | - | _ | EEPROM | Address Registe | er High Byte | 22 | | 0x1E (0x3E) | EEARL | | | | EEPROM Addres | s Register Low B | yte | | | 22 | | 0x1D (0x3D) | EEDR | | | | | Data Register | | I | | 22 | | 0x1C (0x3C) | EECR | - | - | - | - | EERIE | EEMWE | EEWE | EERE | 22 | | 0x1B (0x3B) | PORTA | PORTA7 | PORTA6 | PORTA5 | PORTA4 | PORTA3 | PORTA2 | PORTA1 | PORTA0 | 88 | | 0x1A (0x3A)<br>0x19 (0x39) | DDRA<br>PINA | DDA7<br>PINA7 | DDA6<br>PINA6 | DDA5<br>PINA5 | DDA4<br>PINA4 | DDA3<br>PINA3 | DDA2<br>PINA2 | DDA1<br>PINA1 | DDA0<br>PINA0 | 88<br>88 | | 0x18 (0x38) | PORTB | PORTB7 | PORTB6 | PORTB5 | PORTB4 | PORTB3 | PORTB2 | PORTB1 | PORTB0 | 88 | | 0x17 (0x37) | DDRB | DDB7 | DDB6 | DDB5 | DDB4 | DDB3 | DDB2 | DDB1 | DDB0 | 88 | | 0x16 (0x36) | PINB | PINB7 | PINB6 | PINB5 | PINB4 | PINB3 | PINB2 | PINB1 | PINB0 | 88 | | 0x15 (0x35) | PORTC | PORTC7 | PORTC6 | PORTC5 | PORTC4 | PORTC3 | PORTC2 | PORTC1 | PORTC0 | 88 | | 0x14 (0x34) | DDRC | DDC7 | DDC6 | DDC5 | DDC4 | DDC3 | DDC2 | DDC1 | DDC0 | 88 | | 0x13 (0x33) | PINC | PINC7 | PINC6 | PINC5 | PINC4 | PINC3 | PINC2 | PINC1 | PINC0 | 89 | | 0x12 (0x32) | PORTD | PORTD7 | PORTD6 | PORTD5 | PORTD4 | PORTD3 | PORTD2 | PORTD1 | PORTD0 | 89 | | 0x11 (0x31) | DDRD | DDD7 | DDD6 | DDD5 | DDD4 | DDD3 | DDD2 | DDD1 | DDD0 | 89 | | 0x10 (0x30) | PIND | PIND7 | PIND6 | PIND5 | PIND4 | PIND3 | PIND2 | PIND1 | PIND0 | 89 | | 0x0F (0x2F) | SPDR | | | | SPI Da | ta Register | | | _ | 170 | | 0x0E (0x2E) | SPSR | SPIF | WCOL | - | = | - | - | _ | SPI2X | 170 | | 0x0D (0x2D) | SPCR | SPIE | SPE | DORD | MSTR | CPOL | CPHA | SPR1 | SPR0 | 168 | | 0x0C (0x2C) | UDR0 | · | | | 1 | Data Register | I | I | | 189 | | 0x0B (0x2B) | UCSR0A | RXC0 | TXC0 | UDRE0 | FE0 | DOR0 | UPE0 | U2X0 | MPCM0 | 190 | | 0x0A (0x2A) | UCSR0B | RXCIE0 | TXCIE0 | UDRIE0 | RXEN0 | TXEN0 | UCSZ02 | RXB80 | TXB80 | 191 | | 0x09 (0x29) | UBRR0L | ACD | ACPC | 400 | 1 | Rate Register Lo | l | ACI64 | ACICO | 194 | | 0x08 (0x28)<br>0x07 (0x27) | ACSR<br>ADMUX | ACD<br>REFS1 | ACBG<br>REFS0 | ACO<br>ADLAR | ACI<br>MUX4 | ACIE<br>MUX3 | ACIC<br>MUX2 | ACIS1<br>MUX1 | ACIS0<br>MUX0 | 230<br>245 | | 0x07 (0x27)<br>0x06 (0x26) | ADMUX | ADEN | ADSC | ADLAR | ADIF | ADIE | ADPS2 | ADPS1 | ADPS0 | 245 | | 0x05 (0x25) | ADCSRA | ADEN | ADOC | ADATE | | gister High Byte | ADFOZ | ADFOI | ADFOU | 248 | | 0x03 (0x23)<br>0x04 (0x24) | ADCL | | | | | egister Low byte | | | | 248 | | 0x03 (0x23) | PORTE | PORTE7 | PORTE6 | PORTE5 | PORTE4 | PORTE3 | PORTE2 | PORTE1 | PORTE0 | 89 | | 0x02 (0x22) | DDRE | DDE7 | DDE6 | DDE5 | DDE4 | DDE3 | DDE2 | DDE1 | DDE0 | 89 | | 0x01 (0x21) | PINE | PINE7 | PINE6 | PINE5 | PINE4 | PINE3 | PINE2 | PINE1 | PINE0 | 89 | | | • | • | • | • | | | • | | • | • | # **Register Summary (Continued)** | Address | Name | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Page | |-------------|------|-------|-------|-------|-------|-------|-------|-------|-------|------| | 0x00 (0x20) | PINF | PINF7 | PINF6 | PINF5 | PINF4 | PINF3 | PINF2 | PINF1 | PINF0 | 90 | - Notes: 1. For compatibility with future devices, reserved bits should be written to zero if accessed. Reserved I/O memory addresses should never be written. - 2. Some of the status flags are cleared by writing a logical one to them. Note that the CBI and SBI instructions will operate on all bits in the I/O Register, writing a one back into any flag read as set, thus clearing the flag. The CBI and SBI instructions work with registers 0x00 to 0x1F only. # **Instruction Set Summary** | Mnemonics | Operands | Description | Operation | Flags | #Clocks | |-----------------|-----------------|------------------------------------------|-------------------------------------------------------|----------------|----------| | | D LOGIC INSTRUC | · | operation. | 90 | 0.00.1.0 | | ADD | Rd, Rr | Add two Registers | Rd ← Rd + Rr | Z,C,N,V,H | 1 | | ADC | Rd, Rr | Add with Carry two Registers | $Rd \leftarrow Rd + Rr + C$ | Z,C,N,V,H | 1 | | ADIW | Rdl,K | Add Immediate to Word | Rdh:Rdl ← Rdh:Rdl + K | Z,C,N,V,S | 2 | | SUB | Rd, Rr | Subtract two Registers | Rd ← Rd - Rr | Z,C,N,V,H | 1 | | SUBI | Rd, K | Subtract Constant from Register | Rd ← Rd - K | Z,C,N,V,H | 1 | | SBC | Rd, Rr | Subtract with Carry two Registers | Rd ← Rd - Rr - C | Z,C,N,V,H | 1 | | SBCI | Rd, K | Subtract with Carry Constant from Reg. | Rd ← Rd - K - C | Z,C,N,V,H | 1 | | SBIW | Rdl,K | Subtract Immediate from Word | Rdh:Rdl ← Rdh:Rdl - K | Z,C,N,V,S | 2 | | AND | Rd, Rr | Logical AND Registers | Rd ← Rd • Rr | Z,N,V | 1 | | ANDI | Rd, K | Logical AND Register and Constant | Rd ← Rd • K | Z,N,V | 1 | | OR | Rd, Rr | Logical OR Registers | Rd ← Rd v Rr | Z,N,V | 1 | | ORI | Rd, K | Logical OR Register and Constant | Rd ← Rd v K | Z,N,V | 1 | | EOR | Rd, Rr | Exclusive OR Registers | $Rd \leftarrow Rd \oplus Rr$ | Z,N,V | 1 | | COM | Rd | One's Complement | $Rd \leftarrow 0xFF - Rd$ | Z,C,N,V | 1 | | NEG | Rd | Two's Complement | $Rd \leftarrow 0x00 - Rd$ | Z,C,N,V,H | 1 | | SBR | Rd,K | Set Bit(s) in Register | $Rd \leftarrow Rd \vee K$ | Z,N,V | 1 | | CBR | Rd,K | Clear Bit(s) in Register | $Rd \leftarrow Rd \bullet (0xFF - K)$ | Z,N,V | 1 | | INC | Rd | | Rd ← Rd + 1 | Z,N,V | 1 | | DEC | Rd | Increment Decrement | Rd ← Rd + 1<br>Rd ← Rd − 1 | Z,N,V<br>Z,N,V | 1 | | TST | Rd | Test for Zero or Minus | Rd ← Rd • Rd | Z,N,V<br>Z,N,V | 1 | | CLR | Rd | Lest for Zero or Minus Clear Register | Rd ← Rd ⊕ Rd | Z,N,V<br>Z,N,V | 1 | | SER | | - | | | | | | Rd<br>Rd, Rr | Set Register | $Rd \leftarrow 0xFF$ $R1:R0 \leftarrow Rd \times Rr$ | None<br>Z,C | 2 | | MUL | , | Multiply Unsigned | | | | | MULS | Rd, Rr | Multiply Signed | R1:R0 ← Rd x Rr | Z,C | 2 | | MULSU | Rd, Rr | Multiply Signed with Unsigned | R1:R0 ← Rd x Rr | Z,C | 2 | | FMUL | Rd, Rr | Fractional Multiply Unsigned | R1:R0 " (Rd x Rr) << 1 | Z,C | 2 | | FMULS | Rd, Rr | Fractional Multiply Signed | R1:R0 " (Rd x Rr) << 1 | Z,C | 2 | | FMULSU | Rd, Rr | Fractional Multiply Signed with Unsigned | R1:R0 " (Rd x Rr) << 1 | Z,C | 2 | | BRANCH INSTRUCT | | | T == == : : | F.,. | | | RJMP | k | Relative Jump | PC ← PC + k + 1 | None | 2 | | IJMP | | Indirect Jump to (Z) | PC ← Z | None | 2 | | JMP | k | Direct Jump | PC ← k | None | 3 | | RCALL | k | Relative Subroutine Call | PC ← PC + k + 1 | None | 3 | | ICALL | | Indirect Call to (Z) | PC ← Z | None | 3 | | CALL | k | Direct Subroutine Call | PC ← k | None | 4 | | RET | | Subroutine Return | PC ← STACK | None | 4 | | RETI | | Interrupt Return | PC ← STACK | I | 4 | | CPSE | Rd,Rr | Compare, Skip if Equal | if (Rd = Rr) PC ← PC + 2 or 3 | None | 1/2/3 | | CP | Rd,Rr | Compare | Rd – Rr | Z, N,V,C,H | 1 | | CPC | Rd,Rr | Compare with Carry | Rd – Rr – C | Z, N,V,C,H | 1 | | CPI | Rd,K | Compare Register with Immediate | Rd – K | Z, N,V,C,H | 1 | | SBRC | Rr, b | Skip if Bit in Register Cleared | if (Rr(b)=0) PC ← PC + 2 or 3 | None | 1/2/3 | | SBRS | Rr, b | Skip if Bit in Register is Set | if (Rr(b)=1) PC ← PC + 2 or 3 | None | 1/2/3 | | SBIC | P, b | Skip if Bit in I/O Register Cleared | if (P(b)=0) PC ← PC + 2 or 3 | None | 1/2/3 | | SBIS | P, b | Skip if Bit in I/O Register is Set | if (P(b)=1) PC ← PC + 2 or 3 | None | 1/2/3 | | BRBS | s, k | Branch if Status Flag Set | if (SREG(s) = 1) then PC←PC+k + 1 | None | 1/2 | | BRBC | s, k | Branch if Status Flag Cleared | if (SREG(s) = 0) then PC←PC+k + 1 | None | 1/2 | | BREQ | k | Branch if Equal | if (Z = 1) then PC ← PC + k + 1 | None | 1/2 | | BRNE | k | Branch if Not Equal | if (Z = 0) then PC ← PC + k + 1 | None | 1/2 | | BRCS | k | Branch if Carry Set | if (C = 1) then PC $\leftarrow$ PC + k + 1 | None | 1/2 | | BRCC | k | Branch if Carry Cleared | if (C = 0) then PC ← PC + k + 1 | None | 1/2 | | BRSH | k | Branch if Same or Higher | if (C = 0) then PC ← PC + k + 1 | None | 1/2 | | BRLO | k | Branch if Lower | if (C = 1) then PC ← PC + k + 1 | None | 1/2 | | BRMI | k | Branch if Minus | if (N = 1) then PC ← PC + k + 1 | None | 1/2 | | BRPL | k | Branch if Plus | if (N = 0) then PC ← PC + k + 1 | None | 1/2 | | BRGE | k | Branch if Greater or Equal, Signed | if (N $\oplus$ V= 0) then PC $\leftarrow$ PC + k + 1 | None | 1/2 | | BRLT | k | Branch if Less Than Zero, Signed | if $(N \oplus V = 1)$ then $PC \leftarrow PC + k + 1$ | None | 1/2 | | BRHS | k | Branch if Half Carry Flag Set | if (H = 1) then PC ← PC + k + 1 | None | 1/2 | | BRHC | k | Branch if Half Carry Flag Cleared | if (H = 0) then PC $\leftarrow$ PC + k + 1 | None | 1/2 | | BRTS | k | Branch if T Flag Set | if (T = 1) then PC ← PC + k + 1 | None | 1/2 | | BRTC | k | Branch if T Flag Cleared | if (T = 0) then PC ← PC + k + 1 | None | 1/2 | | BRVS | k | Branch if Overflow Flag is Set | if (V = 1) then PC ← PC + k + 1 | None | 1/2 | | | k | | | | | | BRVC | ı r | Branch if Overflow Flag is Cleared | if $(V = 0)$ then PC $\leftarrow$ PC + k + 1 | None | 1/2 | # **Instruction Set Summary (Continued)** | | | T = | | | | |--------------------------------------------------------------------------------------------------------------------|------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------| | BRIE | k | Branch if Interrupt Enabled | if (I = 1) then PC ← PC + k + 1 | None | 1/2 | | BRID | k | Branch if Interrupt Disabled | if ( I = 0) then PC ← PC + k + 1 | None | 1/2 | | | FER INSTRUCTIONS | Maria Baturana Bandatana | D. D. | Nama | | | MOV | Rd, Rr | Move Between Registers | Rd ← Rr<br>Rd+1:Rd ← Rr+1:Rr | None | 1 | | MOVW | Rd, Rr | Copy Register Word | Rd ← K | None | 1 | | LDI | Rd, K<br>Rd, X | Load Immediate | | None | 2 | | LD | Rd, X+ | Load Indirect Load Indirect and Post-Inc. | $Rd \leftarrow (X)$ | None | 2 | | LD | Rd, - X | Load Indirect and Pre-Dec. | $Rd \leftarrow (X), X \leftarrow X + 1$ | None | 2 | | LD | Rd, Y | Load Indirect and Pre-Dec. Load Indirect | $X \leftarrow X - 1, Rd \leftarrow (X)$ $Rd \leftarrow (Y)$ | None<br>None | 2 | | LD | Rd, Y+ | Load Indirect Load Indirect and Post-Inc. | $Rd \leftarrow (Y)$ $Rd \leftarrow (Y), Y \leftarrow Y + 1$ | None | 2 | | LD | Rd, - Y | Load Indirect and Pre-Dec. | $Y \leftarrow Y - 1$ , $Rd \leftarrow (Y)$ | None | 2 | | LDD | Rd,Y+q | Load Indirect with Displacement | $Rd \leftarrow (Y + q)$ | None | 2 | | LD | Rd, Z | Load Indirect Load Indirect | $Rd \leftarrow (I + q)$ $Rd \leftarrow (Z)$ | None | 2 | | LD | Rd, Z+ | Load Indirect Load Indirect and Post-Inc. | $Rd \leftarrow (Z), Z \leftarrow Z+1$ | None | 2 | | LD | Rd, -Z | Load Indirect and Pre-Dec. | $Z \leftarrow Z - 1, Rd \leftarrow (Z)$ | None | 2 | | LDD | Rd, Z+q | Load Indirect with Displacement | $Rd \leftarrow (Z + q)$ | None | 2 | | LDS | Rd, k | Load Direct from SRAM | | None | 2 | | ST | X, Rr | Store Indirect | $Rd \leftarrow (k)$ $(X) \leftarrow Rr$ | None | 2 | | ST | X+, Rr | Store Indirect Store Indirect and Post-Inc. | $(X) \leftarrow RI$<br>$(X) \leftarrow Rr, X \leftarrow X + 1$ | None | 2 | | | | | | | 2 | | ST | - X, Rr | Store Indirect and Pre-Dec. | $X \leftarrow X - 1, (X) \leftarrow Rr$ | None | 2 | | | Y, Rr | Store Indirect and Post-Inc | (Y) ← Rr | None | 2 | | ST | Y+, Rr | Store Indirect and Post-Inc. | $(Y) \leftarrow Rr, Y \leftarrow Y + 1$ | None | 1 | | ST | - Y, Rr | Store Indirect and Pre-Dec. | $Y \leftarrow Y - 1, (Y) \leftarrow Rr$ | None | 2 | | STD | Y+q,Rr<br>Z, Rr | Store Indirect with Displacement | (Y + q) ← Rr | None | 2 | | | | Store Indirect | (Z) ← Rr | None | 1 | | ST | Z+, Rr | Store Indirect and Post-Inc. | $(Z) \leftarrow \operatorname{Rr}, Z \leftarrow Z + 1$ | None | 2 | | ST | -Z, Rr | Store Indirect and Pre-Dec. | $Z \leftarrow Z - 1, (Z) \leftarrow Rr$ | None | 2 | | STD | Z+q,Rr | Store Indirect with Displacement | (Z + q) ← Rr | None | 2 | | STS | k, Rr | Store Direct to SRAM | (k) ← Rr | None | 2 | | LPM | | Load Program Memory | R0 ← (Z) | None | 3 | | LPM | Rd, Z | Load Program Memory | Rd ← (Z) | None | 3 | | LPM | Rd, Z+ | Load Program Memory and Post-Inc | $Rd \leftarrow (Z), Z \leftarrow Z+1$ | None | 3 | | SPM | | Store Program Memory | (Z) ← R1:R0 | None | - | | IN | Rd, P | In Port | Rd ← P | None | 1 | | OUT | P, Rr | Out Port | P ← Rr | None | 1 | | PUSH | Rr | Push Register on Stack | STACK ← Rr | None | 2 | | POP | | | | | | | | Rd | Pop Register from Stack | Rd ← STACK | None | 2 | | | TEST INSTRUCTIONS | | | • | 1 | | SBI | TEST INSTRUCTIONS P,b | Set Bit in I/O Register | I/O(P,b) ← 1 | None | 2 | | SBI<br>CBI | P,b P,b | Set Bit in I/O Register Clear Bit in I/O Register | $I/O(P,b) \leftarrow 1$ $I/O(P,b) \leftarrow 0$ | None<br>None | 2 2 | | SBI<br>CBI<br>LSL | P,b P,b Rd | Set Bit in I/O Register Clear Bit in I/O Register Logical Shift Left | $\begin{aligned} I/O(P,b) \leftarrow 1 \\ I/O(P,b) \leftarrow 0 \\ Rd(n+1) \leftarrow Rd(n), Rd(0) \leftarrow 0 \end{aligned}$ | None<br>None<br>Z,C,N,V | 2<br>2<br>1 | | SBI<br>CBI<br>LSL<br>LSR | P,b P,b Rd Rd | Set Bit in I/O Register Clear Bit in I/O Register Logical Shift Left Logical Shift Right | $\begin{split} I/O(P,b) \leftarrow 1 \\ I/O(P,b) \leftarrow 0 \\ Rd(n+1) \leftarrow Rd(n), Rd(0) \leftarrow 0 \\ Rd(n) \leftarrow Rd(n+1), Rd(7) \leftarrow 0 \end{split}$ | None<br>None<br>Z,C,N,V<br>Z,C,N,V | 2<br>2<br>1<br>1 | | SBI<br>CBI<br>LSL<br>LSR<br>ROL | P,b P,b Rd Rd Rd | Set Bit in I/O Register Clear Bit in I/O Register Logical Shift Left Logical Shift Right Rotate Left Through Carry | $\begin{split} I/O(P,b) \leftarrow 1 \\ I/O(P,b) \leftarrow 0 \\ Rd(n+1) \leftarrow Rd(n), Rd(0) \leftarrow 0 \\ Rd(n) \leftarrow Rd(n+1), Rd(7) \leftarrow 0 \\ Rd(0) \leftarrow C, Rd(n+1) \leftarrow Rd(n), C \leftarrow Rd(7) \end{split}$ | None None Z,C,N,V Z,C,N,V Z,C,N,V | 2<br>2<br>1<br>1<br>1 | | SBI CBI LSL LSR ROL ROR | P,b P,b Rd Rd Rd Rd Rd Rd | Set Bit in I/O Register Clear Bit in I/O Register Logical Shift Left Logical Shift Right Rotate Left Through Carry Rotate Right Through Carry | $\begin{split} I/O(P,b) \leftarrow 1 \\ I/O(P,b) \leftarrow 0 \\ Rd(n+1) \leftarrow Rd(n), Rd(0) \leftarrow 0 \\ Rd(n) \leftarrow Rd(n+1), Rd(7) \leftarrow 0 \\ Rd(0) \leftarrow C, Rd(n+1) \leftarrow Rd(n), C \leftarrow Rd(7) \\ Rd(7) \leftarrow C, Rd(n) \leftarrow Rd(n+1), C \leftarrow Rd(0) \end{split}$ | None None Z,C,N,V Z,C,N,V Z,C,N,V Z,C,N,V | 2<br>2<br>1<br>1<br>1<br>1 | | SBI CBI LSL LSR ROL ROR ASR | P,b P,b Rd Rd Rd Rd Rd Rd Rd Rd Rd | Set Bit in I/O Register Clear Bit in I/O Register Logical Shift Left Logical Shift Right Rotate Left Through Carry Rotate Right Through Carry Arithmetic Shift Right | $\begin{split} I/O(P,b) \leftarrow 1 \\ I/O(P,b) \leftarrow 0 \\ Rd(n+1) \leftarrow Rd(n), Rd(0) \leftarrow 0 \\ Rd(n) \leftarrow Rd(n+1), Rd(7) \leftarrow 0 \\ Rd(0) \leftarrow C, Rd(n+1) \leftarrow Rd(n), C \leftarrow Rd(7) \\ Rd(7) \leftarrow C, Rd(n) \leftarrow Rd(n+1), C \leftarrow Rd(0) \\ Rd(n) \leftarrow Rd(n+1), n=06 \end{split}$ | None None Z,C,N,V Z,C,N,V Z,C,N,V Z,C,N,V Z,C,N,V | 2<br>2<br>1<br>1<br>1 | | SBI CBI LSL LSR ROL ROR ASR SWAP | P,b P,b Rd | Set Bit in I/O Register Clear Bit in I/O Register Logical Shift Left Logical Shift Right Rotate Left Through Carry Rotate Right Through Carry Arithmetic Shift Right Swap Nibbles | $\begin{split} I/O(P,b) \leftarrow 1 \\ I/O(P,b) \leftarrow 0 \\ Rd(n+1) \leftarrow Rd(n), Rd(0) \leftarrow 0 \\ Rd(n) \leftarrow Rd(n+1), Rd(7) \leftarrow 0 \\ Rd(0) \leftarrow C, Rd(n+1) \leftarrow Rd(n), C \leftarrow Rd(7) \\ Rd(7) \leftarrow C, Rd(n) \leftarrow Rd(n+1), C \leftarrow Rd(0) \\ Rd(n) \leftarrow Rd(n+1), n=06 \\ Rd(30) \leftarrow Rd(74), Rd(74) \leftarrow Rd(30) \end{split}$ | None None Z,C,N,V Z,C,N,V Z,C,N,V Z,C,N,V None | 2<br>2<br>1<br>1<br>1<br>1<br>1<br>1 | | SBI CBI LSL LSR ROL ROR ASR SWAP BSET | P,b P,b Rd | Set Bit in I/O Register Clear Bit in I/O Register Logical Shift Left Logical Shift Right Rotate Left Through Carry Rotate Right Through Carry Arithmetic Shift Right Swap Nibbles Flag Set | $\begin{split} I/O(P,b) \leftarrow 1 \\ I/O(P,b) \leftarrow 0 \\ Rd(n+1) \leftarrow Rd(n), Rd(0) \leftarrow 0 \\ Rd(n) \leftarrow Rd(n+1), Rd(7) \leftarrow 0 \\ Rd(0) \leftarrow C, Rd(n+1) \leftarrow Rd(n), C \leftarrow Rd(7) \\ Rd(7) \leftarrow C, Rd(n) \leftarrow Rd(n+1), C \leftarrow Rd(0) \\ Rd(n) \leftarrow Rd(n+1), n=06 \\ Rd(30) \leftarrow Rd(74), Rd(74) \leftarrow Rd(30) \\ SREG(s) \leftarrow 1 \end{split}$ | None None Z,C,N,V Z,C,N,V Z,C,N,V Z,C,N,V S,C,N,V Z,C,N,V S,C,N,V None SREG(s) | 2<br>2<br>1<br>1<br>1<br>1<br>1<br>1<br>1 | | SBI CBI LSL LSR ROL ROR ASR SWAP BSET BCLR | P,b P,b Rd | Set Bit in I/O Register Clear Bit in I/O Register Logical Shift Left Logical Shift Right Rotate Left Through Carry Rotate Right Through Carry Arithmetic Shift Right Swap Nibbles Flag Set Flag Clear | $\begin{split} I/O(P,b) \leftarrow 1 \\ I/O(P,b) \leftarrow 0 \\ Rd(n+1) \leftarrow Rd(n), Rd(0) \leftarrow 0 \\ Rd(n) \leftarrow Rd(n+1), Rd(7) \leftarrow 0 \\ Rd(0) \leftarrow C, Rd(n+1) \leftarrow Rd(n), C \leftarrow Rd(7) \\ Rd(7) \leftarrow C, Rd(n) \leftarrow Rd(n+1), C \leftarrow Rd(0) \\ Rd(n) \leftarrow Rd(n+1), n=06 \\ Rd(30) \leftarrow Rd(74), Rd(74) \leftarrow Rd(30) \\ SREG(s) \leftarrow 1 \\ SREG(s) \leftarrow 0 \end{split}$ | None None Z,C,N,V Z,C,N,V Z,C,N,V Z,C,N,V S,C,N,V S,C,N,V S,EG(s) SREG(s) | 2 2 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 | | SBI CBI LSL LSR ROL ROR ASR SWAP BSET BCLR BST | P,b P,b Rd | Set Bit in I/O Register Clear Bit in I/O Register Logical Shift Left Logical Shift Right Rotate Left Through Carry Rotate Right Through Carry Arithmetic Shift Right Swap Nibbles Flag Set Flag Clear Bit Store from Register to T | $\begin{split} I/O(P,b) \leftarrow 1 \\ I/O(P,b) \leftarrow 0 \\ Rd(n+1) \leftarrow Rd(n), Rd(0) \leftarrow 0 \\ Rd(n) \leftarrow Rd(n+1), Rd(7) \leftarrow 0 \\ Rd(0) \leftarrow C, Rd(n+1) \leftarrow Rd(n), C \leftarrow Rd(7) \\ Rd(7) \leftarrow C, Rd(n) \leftarrow Rd(n+1), C \leftarrow Rd(0) \\ Rd(n) \leftarrow Rd(n+1), n=06 \\ Rd(30) \leftarrow Rd(74), Rd(74) \leftarrow Rd(30) \\ SREG(s) \leftarrow 1 \\ SREG(s) \leftarrow 0 \\ T \leftarrow Rr(b) \end{split}$ | None None Z,C,N,V Z,C,N,V Z,C,N,V Z,C,N,V S,C,N,V S,C,N,V None SREG(s) SREG(s) T | 2 2 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 | | SBI CBI LSL LSR ROL ROR ASR SWAP BSET BCLR BST BLD | P,b P,b Rd | Set Bit in I/O Register Clear Bit in I/O Register Logical Shift Left Logical Shift Right Rotate Left Through Carry Rotate Right Through Carry Arithmetic Shift Right Swap Nibbles Flag Set Flag Clear Bit Store from Register to T Bit load from T to Register | $\begin{split} I/O(P,b) \leftarrow 1 \\ I/O(P,b) \leftarrow 0 \\ Rd(n+1) \leftarrow Rd(n), Rd(0) \leftarrow 0 \\ Rd(n) \leftarrow Rd(n+1), Rd(7) \leftarrow 0 \\ Rd(0) \leftarrow C, Rd(n+1) \leftarrow Rd(n), C \leftarrow Rd(7) \\ Rd(7) \leftarrow C, Rd(n) \leftarrow Rd(n+1), C \leftarrow Rd(0) \\ Rd(n) \leftarrow Rd(n+1), n=06 \\ Rd(30) \leftarrow Rd(74), Rd(74) \leftarrow Rd(30) \\ SREG(s) \leftarrow 1 \\ SREG(s) \leftarrow 0 \\ T \leftarrow Rr(b) \\ Rd(b) \leftarrow T \end{split}$ | None None Z,C,N,V Z,C,N,V Z,C,N,V Z,C,N,V Z,C,N,V None SREG(s) SREG(s) T None | 2 2 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 | | SBI CBI LSL LSR ROL ROR ASR SWAP BSET BCLR BST BLD SEC | P,b P,b Rd | Set Bit in I/O Register Clear Bit in I/O Register Logical Shift Left Logical Shift Right Rotate Left Through Carry Rotate Right Through Carry Arithmetic Shift Right Swap Nibbles Flag Set Flag Clear Bit Store from Register to T Bit load from T to Register Set Carry | $\begin{split} I/O(P,b) \leftarrow 1 \\ I/O(P,b) \leftarrow 0 \\ Rd(n+1) \leftarrow Rd(n), Rd(0) \leftarrow 0 \\ Rd(n) \leftarrow Rd(n+1), Rd(7) \leftarrow 0 \\ Rd(0) \leftarrow C, Rd(n+1) \leftarrow Rd(n), C \leftarrow Rd(7) \\ Rd(7) \leftarrow C, Rd(n) \leftarrow Rd(n+1), C \leftarrow Rd(0) \\ Rd(n) \leftarrow Rd(n+1), n=06 \\ Rd(30) \leftarrow Rd(74), Rd(74) \leftarrow Rd(30) \\ SREG(s) \leftarrow 1 \\ SREG(s) \leftarrow 0 \\ T \leftarrow Rr(b) \\ Rd(b) \leftarrow T \\ C \leftarrow 1 \end{split}$ | None None | 2 2 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 | | SBI CBI LSL LSR ROL ROR ASR SWAP BSET BCLR BST BLD SEC CLC | P,b P,b Rd | Set Bit in I/O Register Clear Bit in I/O Register Logical Shift Left Logical Shift Right Rotate Left Through Carry Rotate Right Through Carry Arithmetic Shift Right Swap Nibbles Flag Set Flag Clear Bit Store from Register to T Bit load from T to Register Set Carry Clear Carry | $\begin{split} I/O(P,b) \leftarrow 1 \\ I/O(P,b) \leftarrow 0 \\ Rd(n+1) \leftarrow Rd(n), Rd(0) \leftarrow 0 \\ Rd(n) \leftarrow Rd(n+1), Rd(7) \leftarrow 0 \\ Rd(0) \leftarrow C, Rd(n+1) \leftarrow Rd(n), C \leftarrow Rd(7) \\ Rd(7) \leftarrow C, Rd(n+1) \leftarrow Rd(n+1), C \leftarrow Rd(0) \\ Rd(n) \leftarrow Rd(n+1), n=06 \\ Rd(30) \leftarrow Rd(74), Rd(74) \leftarrow Rd(30) \\ SREG(s) \leftarrow 1 \\ SREG(s) \leftarrow 0 \\ T \leftarrow Rr(b) \\ Rd(b) \leftarrow T \\ C \leftarrow 1 \\ C \leftarrow 0 \end{split}$ | None None | 2<br>2<br>1<br>1<br>1<br>1<br>1<br>1<br>1<br>1<br>1<br>1 | | SBI CBI LSL LSR ROL ROR ASR SWAP BSET BCLR BST BLD SEC CLC SEN | P,b P,b Rd | Set Bit in I/O Register Clear Bit in I/O Register Logical Shift Left Logical Shift Right Rotate Left Through Carry Rotate Right Through Carry Arithmetic Shift Right Swap Nibbles Flag Set Flag Clear Bit Store from Register to T Bit load from T to Register Set Carry Clear Carry Set Negative Flag | $\begin{split} I/O(P,b) \leftarrow 1 \\ I/O(P,b) \leftarrow 0 \\ Rd(n+1) \leftarrow Rd(n), Rd(0) \leftarrow 0 \\ Rd(n) \leftarrow Rd(n+1), Rd(7) \leftarrow 0 \\ Rd(0) \leftarrow C, Rd(n+1) \leftarrow Rd(n), C \leftarrow Rd(7) \\ Rd(7) \leftarrow C, Rd(n+1) \leftarrow Rd(n+1), C \leftarrow Rd(0) \\ Rd(n) \leftarrow Rd(n+1), n=06 \\ Rd(30) \leftarrow Rd(74), Rd(74) \leftarrow Rd(30) \\ SREG(s) \leftarrow 1 \\ SREG(s) \leftarrow 0 \\ T \leftarrow Rr(b) \\ Rd(b) \leftarrow T \\ C \leftarrow 1 \\ C \leftarrow 0 \\ N \leftarrow 1 \end{split}$ | None None | 2<br>2<br>1<br>1<br>1<br>1<br>1<br>1<br>1<br>1<br>1<br>1<br>1<br>1<br>1<br>1<br>1<br>1<br>1<br>1 | | SBI CBI LSL LSR ROL ROR ASR SWAP BSET BCLR BST BLD SEC CLC SEN CLN | P,b P,b Rd | Set Bit in I/O Register Clear Bit in I/O Register Logical Shift Left Logical Shift Right Rotate Left Through Carry Rotate Right Through Carry Arithmetic Shift Right Swap Nibbles Flag Set Flag Clear Bit Store from Register to T Bit load from T to Register Set Carry Clear Carry | $\begin{split} I/O(P,b) \leftarrow 1 \\ I/O(P,b) \leftarrow 0 \\ Rd(n+1) \leftarrow Rd(n), Rd(0) \leftarrow 0 \\ Rd(n) \leftarrow Rd(n+1), Rd(7) \leftarrow 0 \\ Rd(0) \leftarrow C, Rd(n+1) \leftarrow Rd(n), C \leftarrow Rd(7) \\ Rd(7) \leftarrow C, Rd(n) \leftarrow Rd(n+1), C \leftarrow Rd(0) \\ Rd(n) \leftarrow Rd(n+1), n=06 \\ Rd(30) \leftarrow Rd(74), Rd(74) \leftarrow Rd(30) \\ SREG(s) \leftarrow 1 \\ SREG(s) \leftarrow 0 \\ T \leftarrow Rr(b) \\ Rd(b) \leftarrow T \\ C \leftarrow 0 \\ N \leftarrow 1 \\ N \leftarrow 0 \end{split}$ | None None None | 2<br>2<br>1<br>1<br>1<br>1<br>1<br>1<br>1<br>1<br>1<br>1<br>1<br>1<br>1<br>1 | | SBI CBI LSL LSR ROL ROR ASR SWAP BSET BCLR BST BLD SEC CLC SEN CLN SEZ | P,b P,b Rd | Set Bit in I/O Register Clear Bit in I/O Register Logical Shift Left Logical Shift Right Rotate Left Through Carry Rotate Right Through Carry Arithmetic Shift Right Swap Nibbles Flag Set Flag Clear Bit Store from Register to T Bit load from T to Register Set Carry Clear Carry Set Negative Flag Clear Negative Flag Clear Negative Flag Set Zero Flag | $\begin{split} I/O(P,b) \leftarrow 1 \\ I/O(P,b) \leftarrow 0 \\ Rd(n+1) \leftarrow Rd(n), Rd(0) \leftarrow 0 \\ Rd(n) \leftarrow Rd(n+1), Rd(7) \leftarrow 0 \\ Rd(0) \leftarrow C, Rd(n+1) \leftarrow Rd(n), C \leftarrow Rd(7) \\ Rd(7) \leftarrow C, Rd(n) \leftarrow Rd(n+1), C \leftarrow Rd(0) \\ Rd(n) \leftarrow Rd(n+1), n=06 \\ Rd(30) \leftarrow Rd(74), Rd(74) \leftarrow Rd(30) \\ SREG(s) \leftarrow 1 \\ SREG(s) \leftarrow 0 \\ T \leftarrow Rr(b) \\ Rd(b) \leftarrow T \\ C \leftarrow 1 \\ C \leftarrow 0 \\ N \leftarrow 1 \\ N \leftarrow 0 \\ Z \leftarrow 1 \\ \end{split}$ | None None None | 2<br>2<br>1<br>1<br>1<br>1<br>1<br>1<br>1<br>1<br>1<br>1<br>1<br>1<br>1<br>1<br>1<br>1<br>1<br>1 | | SBI CBI LSL LSR ROL ROR ASR SWAP BSET BCLR BST BLD SEC CLC SEN CLN SEZ CLZ | P,b P,b Rd | Set Bit in I/O Register Clear Bit in I/O Register Logical Shift Left Logical Shift Right Rotate Left Through Carry Rotate Right Through Carry Arithmetic Shift Right Swap Nibbles Flag Set Flag Clear Bit Store from Register to T Bit load from T to Register Set Carry Clear Carry Set Negative Flag Clear Negative Flag Clear Negative Flag Set Zero Flag Clear Zero Flag | $\begin{split} I/O(P,b) \leftarrow 1 \\ I/O(P,b) \leftarrow 0 \\ Rd(n+1) \leftarrow Rd(n), Rd(0) \leftarrow 0 \\ Rd(n) \leftarrow Rd(n+1), Rd(7) \leftarrow 0 \\ Rd(0) \leftarrow C, Rd(n+1) \leftarrow Rd(n), C \leftarrow Rd(7) \\ Rd(7) \leftarrow C, Rd(n) \leftarrow Rd(n+1), C \leftarrow Rd(0) \\ Rd(n) \leftarrow Rd(n+1), n=06 \\ Rd(30) \leftarrow Rd(74), Rd(74) \leftarrow Rd(30) \\ SREG(s) \leftarrow 1 \\ SREG(s) \leftarrow 0 \\ T \leftarrow Rr(b) \\ Rd(b) \leftarrow T \\ C \leftarrow 1 \\ C \leftarrow 0 \\ N \leftarrow 1 \\ N \leftarrow 0 \\ Z \leftarrow 1 \\ C \leftarrow 0 \\ C \leftarrow 0 \\ C \leftarrow 1 \\ C \leftarrow 0 \\ C \leftarrow 0 \\ C \leftarrow 1 0 \\ C \leftarrow 1 \\ C \leftarrow 0 \\ C \leftarrow 0 \\ C \leftarrow 1 \\ C \leftarrow 0 \\ C \leftarrow 0 \\ C \leftarrow 1 \\ C \leftarrow 0 C$ | None None None | 2<br>2<br>1<br>1<br>1<br>1<br>1<br>1<br>1<br>1<br>1<br>1<br>1<br>1<br>1<br>1<br>1<br>1<br>1<br>1 | | SBI CBI LSL LSR ROL ROR ASR SWAP BSET BCLR BST BLD SEC CLC SEN CLN SEZ CLZ SEI | P,b P,b Rd | Set Bit in I/O Register Clear Bit in I/O Register Logical Shift Left Logical Shift Right Rotate Left Through Carry Rotate Right Through Carry Arithmetic Shift Right Swap Nibbles Flag Set Flag Clear Bit Store from Register to T Bit load from T to Register Set Carry Clear Carry Set Negative Flag Clear Negative Flag Clear Negative Flag Set Zero Flag Clear Zero Flag Global Interrupt Enable | $\begin{split} I/O(P,b) \leftarrow 1 \\ I/O(P,b) \leftarrow 0 \\ Rd(n+1) \leftarrow Rd(n), Rd(0) \leftarrow 0 \\ Rd(n) \leftarrow Rd(n+1), Rd(7) \leftarrow 0 \\ Rd(0) \leftarrow C, Rd(n+1) \leftarrow Rd(n), C \leftarrow Rd(7) \\ Rd(7) \leftarrow C, Rd(n) \leftarrow Rd(n+1), C \leftarrow Rd(0) \\ Rd(n) \leftarrow Rd(n+1), n=0.6 \\ Rd(30) \leftarrow Rd(74), Rd(74) \leftarrow Rd(30) \\ SREG(s) \leftarrow 1 \\ SREG(s) \leftarrow 0 \\ T \leftarrow Rr(b) \\ Rd(b) \leftarrow T \\ C \leftarrow 1 \\ C \leftarrow 0 \\ N \leftarrow 1 \\ N \leftarrow 0 \\ Z \leftarrow 1 \\ C \leftarrow 0 \\ I $ | None None None | 2<br>2<br>1<br>1<br>1<br>1<br>1<br>1<br>1<br>1<br>1<br>1<br>1<br>1<br>1<br>1<br>1<br>1<br>1<br>1 | | SBI CBI LSL LSR ROL ROR ASR SWAP BSET BCLR BST BLD SEC CLC SEN CLN SEZ CLZ | P,b P,b Rd | Set Bit in I/O Register Clear Bit in I/O Register Logical Shift Left Logical Shift Right Rotate Left Through Carry Rotate Right Through Carry Arithmetic Shift Right Swap Nibbles Flag Set Flag Clear Bit Store from Register to T Bit load from T to Register Set Carry Clear Carry Set Negative Flag Clear Negative Flag Clear Negative Flag Set Zero Flag Clear Zero Flag | $\begin{split} I/O(P,b) \leftarrow 1 \\ I/O(P,b) \leftarrow 0 \\ Rd(n+1) \leftarrow Rd(n), Rd(0) \leftarrow 0 \\ Rd(n) \leftarrow Rd(n+1), Rd(7) \leftarrow 0 \\ Rd(0) \leftarrow C, Rd(n+1) \leftarrow Rd(n), C \leftarrow Rd(7) \\ Rd(7) \leftarrow C, Rd(n) \leftarrow Rd(n+1), C \leftarrow Rd(0) \\ Rd(n) \leftarrow Rd(n+1), n=06 \\ Rd(30) \leftarrow Rd(74), Rd(74) \leftarrow Rd(30) \\ SREG(s) \leftarrow 1 \\ SREG(s) \leftarrow 0 \\ T \leftarrow Rr(b) \\ Rd(b) \leftarrow T \\ C \leftarrow 1 \\ C \leftarrow 0 \\ N \leftarrow 1 \\ N \leftarrow 0 \\ Z \leftarrow 1 \\ C \leftarrow 0 \\ C \leftarrow 0 \\ C \leftarrow 1 \\ C \leftarrow 0 \\ C \leftarrow 0 \\ C \leftarrow 1 0 \\ C \leftarrow 1 \\ C \leftarrow 0 \\ C \leftarrow 0 \\ C \leftarrow 1 \\ C \leftarrow 0 \\ C \leftarrow 0 \\ C \leftarrow 1 \\ C \leftarrow 0 C$ | None None None | 2<br>2<br>1<br>1<br>1<br>1<br>1<br>1<br>1<br>1<br>1<br>1<br>1<br>1<br>1<br>1<br>1<br>1<br>1<br>1 | | SBI CBI LSL LSR ROL ROR ASR SWAP BSET BCLR BST BLD SEC CLC SEN CLN SEZ CLZ SEI | P,b P,b Rd | Set Bit in I/O Register Clear Bit in I/O Register Logical Shift Left Logical Shift Right Rotate Left Through Carry Rotate Right Through Carry Arithmetic Shift Right Swap Nibbles Flag Set Flag Clear Bit Store from Register to T Bit load from T to Register Set Carry Clear Carry Set Negative Flag Clear Negative Flag Clear Negative Flag Set Zero Flag Clear Zero Flag Global Interrupt Enable | $\begin{split} I/O(P,b) \leftarrow 1 \\ I/O(P,b) \leftarrow 0 \\ Rd(n+1) \leftarrow Rd(n), Rd(0) \leftarrow 0 \\ Rd(n) \leftarrow Rd(n+1), Rd(7) \leftarrow 0 \\ Rd(0) \leftarrow C, Rd(n+1) \leftarrow Rd(n), C \leftarrow Rd(7) \\ Rd(7) \leftarrow C, Rd(n) \leftarrow Rd(n+1), C \leftarrow Rd(0) \\ Rd(n) \leftarrow Rd(n+1), n=0.6 \\ Rd(30) \leftarrow Rd(74), Rd(74) \leftarrow Rd(30) \\ SREG(s) \leftarrow 1 \\ SREG(s) \leftarrow 0 \\ T \leftarrow Rr(b) \\ Rd(b) \leftarrow T \\ C \leftarrow 1 \\ C \leftarrow 0 \\ N \leftarrow 1 \\ N \leftarrow 0 \\ Z \leftarrow 1 \\ C \leftarrow 0 \\ I $ | None None None | 2<br>2<br>1<br>1<br>1<br>1<br>1<br>1<br>1<br>1<br>1<br>1<br>1<br>1<br>1<br>1<br>1<br>1<br>1<br>1 | | SBI CBI LSL LSR ROL ROR ASR SWAP BSET BCLR BST BLD SEC CLC SEN CLN SEZ CLZ SEI CLI | P,b P,b Rd | Set Bit in I/O Register Clear Bit in I/O Register Logical Shift Left Logical Shift Right Rotate Left Through Carry Rotate Right Through Carry Arithmetic Shift Right Swap Nibbles Flag Set Flag Clear Bit Store from Register to T Bit load from T to Register Set Carry Clear Carry Set Negative Flag Clear Negative Flag Set Zero Flag Clear Zero Flag Global Interrupt Enable Global Interrupt Disable | $\begin{split} I/O(P,b) \leftarrow 1 \\ I/O(P,b) \leftarrow 0 \\ Rd(n+1) \leftarrow Rd(n), Rd(0) \leftarrow 0 \\ Rd(n) \leftarrow Rd(n+1), Rd(7) \leftarrow 0 \\ Rd(0) \leftarrow C, Rd(n+1) \leftarrow Rd(n), C \leftarrow Rd(7) \\ Rd(7) \leftarrow C, Rd(n) \leftarrow Rd(n+1), C \leftarrow Rd(0) \\ Rd(n) \leftarrow Rd(n+1), n=0.6 \\ Rd(30) \leftarrow Rd(74), Rd(74) \leftarrow Rd(30) \\ SREG(s) \leftarrow 1 \\ SREG(s) \leftarrow 0 \\ T \leftarrow Rr(b) \\ Rd(b) \leftarrow T \\ C \leftarrow 1 \\ C \leftarrow 0 \\ N \leftarrow 1 \\ N \leftarrow 0 \\ Z \leftarrow 1 \\ C \leftarrow 0 \\ I \leftarrow 1 \\ I \leftarrow 0 \\ \end{split}$ | None None None Z,C,N,V Z,C,N,V Z,C,N,V Z,C,N,V Z,C,N,V Z,C,N,V None SREG(s) T None C C N N Z Z I I | 2<br>2<br>1<br>1<br>1<br>1<br>1<br>1<br>1<br>1<br>1<br>1<br>1<br>1<br>1<br>1<br>1<br>1<br>1<br>1 | | SBI CBI LSL LSR ROL ROR ASR SWAP BSET BCLR BST BLD SEC CLC SEN CLN SEZ CLZ SEI CLI SES | P,b P,b Rd | Set Bit in I/O Register Clear Bit in I/O Register Logical Shift Left Logical Shift Right Rotate Left Through Carry Rotate Right Through Carry Arithmetic Shift Right Swap Nibbles Flag Set Flag Clear Bit Store from Register to T Bit load from T to Register Set Carry Clear Carry Set Negative Flag Clear Negative Flag Clear Agont Set Zero Flag Clear Zero Flag Global Interrupt Enable Global Interrupt Disable Set Signed Test Flag | $\begin{split} I/O(P,b) \leftarrow 1 \\ I/O(P,b) \leftarrow 0 \\ Rd(n+1) \leftarrow Rd(n), Rd(0) \leftarrow 0 \\ Rd(n) \leftarrow Rd(n+1), Rd(7) \leftarrow 0 \\ Rd(0) \leftarrow C, Rd(n+1) \leftarrow Rd(n), C \leftarrow Rd(7) \\ Rd(7) \leftarrow C, Rd(n) \leftarrow Rd(n+1), C \leftarrow Rd(0) \\ Rd(n) \leftarrow Rd(n+1), n=0.6 \\ Rd(30) \leftarrow Rd(74), Rd(74) \leftarrow Rd(30) \\ SREG(s) \leftarrow 1 \\ SREG(s) \leftarrow 0 \\ T \leftarrow Rr(b) \\ Rd(b) \leftarrow T \\ C \leftarrow 1 \\ C \leftarrow 0 \\ N \leftarrow 1 \\ N \leftarrow 0 \\ Z \leftarrow 1 \\ Z \leftarrow 0 \\ I \leftarrow 1 \\ I \leftarrow 0 \\ S \leftarrow 1 \\ \end{split}$ | None None None Z,C,N,V Z,C,N,V Z,C,N,V Z,C,N,V Z,C,N,V None SREG(s) T None C C N N Z Z I I S S | 2<br>2<br>1<br>1<br>1<br>1<br>1<br>1<br>1<br>1<br>1<br>1<br>1<br>1<br>1<br>1<br>1<br>1<br>1<br>1 | | SBI CBI LSL LSR ROL ROR ASR SWAP BSET BCLR BST BLD SEC CLC SEN CLN SEZ CLZ SEI CLI SES CLS | P,b P,b Rd | Set Bit in I/O Register Clear Bit in I/O Register Logical Shift Left Logical Shift Right Rotate Left Through Carry Rotate Right Through Carry Arithmetic Shift Right Swap Nibbles Flag Set Flag Clear Bit Store from Register to T Bit load from T to Register Set Carry Clear Carry Set Negative Flag Clear Negative Flag Clear Zero Flag Global Interrupt Enable Global Interrupt Disable Set Signed Test Flag Clear Signed Test Flag | $\begin{split} I/O(P,b) \leftarrow 1 \\ I/O(P,b) \leftarrow 0 \\ Rd(n+1) \leftarrow Rd(n), Rd(0) \leftarrow 0 \\ Rd(n) \leftarrow Rd(n+1), Rd(7) \leftarrow 0 \\ Rd(0) \leftarrow C, Rd(n+1) \leftarrow Rd(n), C \leftarrow Rd(7) \\ Rd(7) \leftarrow C, Rd(n) \leftarrow Rd(n+1), C \leftarrow Rd(0) \\ Rd(n) \leftarrow Rd(n+1), n=0.6 \\ Rd(30) \leftarrow Rd(74), Rd(74) \leftarrow Rd(30) \\ SREG(s) \leftarrow 1 \\ SREG(s) \leftarrow 0 \\ T \leftarrow Rr(b) \\ Rd(b) \leftarrow T \\ C \leftarrow 1 \\ C \leftarrow 0 \\ N \leftarrow 1 \\ N \leftarrow 0 \\ Z \leftarrow 1 \\ Z \leftarrow 0 \\ I \leftarrow 1 \\ I \leftarrow 0 \\ S \leftarrow 1 \\ S \leftarrow 0 \\ \end{split}$ | None None None Z,C,N,V Z,C,N,V Z,C,N,V Z,C,N,V Z,C,N,V X,C,N,V None SREG(s) T None C C N N Z Z I I S S S | 2<br>2<br>1<br>1<br>1<br>1<br>1<br>1<br>1<br>1<br>1<br>1<br>1<br>1<br>1<br>1<br>1<br>1<br>1<br>1 | | SBI CBI LSL LSR ROL ROR ASR SWAP BSET BCLR BST BLD SEC CLC SEN CLL SEZ CLI SEI CLI SES CLS SEV | P,b P,b Rd | Set Bit in I/O Register Clear Bit in I/O Register Logical Shift Left Logical Shift Right Rotate Left Through Carry Rotate Right Through Carry Arithmetic Shift Right Swap Nibbles Flag Set Flag Clear Bit Store from Register to T Bit load from T to Register Set Carry Clear Carry Set Negative Flag Clear Negative Flag Set Zero Flag Global Interrupt Enable Global Interrupt Disable Set Signed Test Flag Clear Signed Test Flag Set Twos Complement Overflow. | $\begin{array}{c} I/O(P,b) \leftarrow 1 \\ I/O(P,b) \leftarrow 0 \\ Rd(n+1) \leftarrow Rd(n), Rd(0) \leftarrow 0 \\ Rd(n) \leftarrow Rd(n) + Rd(n), Rd(0) \leftarrow 0 \\ Rd(0) \leftarrow C, Rd(n+1) \leftarrow Rd(n), C \leftarrow Rd(7) \\ Rd(7) \leftarrow C, Rd(n) \leftarrow Rd(n+1), C \leftarrow Rd(0) \\ Rd(n) \leftarrow Rd(n+1), n=0.6 \\ Rd(30) \leftarrow Rd(74), Rd(74) \leftarrow Rd(30) \\ SREG(s) \leftarrow 1 \\ SREG(s) \leftarrow 0 \\ T \leftarrow Rr(b) \\ Rd(b) \leftarrow T \\ C \leftarrow 1 \\ C \leftarrow 0 \\ N \leftarrow 1 \\ N \leftarrow 0 \\ Z \leftarrow 1 \\ Z \leftarrow 0 \\ I \leftarrow 1 \\ I \leftarrow 0 \\ S \leftarrow 1 \\ S \leftarrow 0 \\ V \leftarrow 1 \\ \end{array}$ | None None None Z,C,N,V Z,C,N,V Z,C,N,V Z,C,N,V Z,C,N,V Z,C,N,V Z,C,N,V None SREG(s) T None C C N N Z Z I I S S V S S S V S S S | 2<br>2<br>1<br>1<br>1<br>1<br>1<br>1<br>1<br>1<br>1<br>1<br>1<br>1<br>1<br>1<br>1<br>1<br>1<br>1 | | SBI CBI LSL LSR ROL ROR ASR SWAP BSET BCLR BST BLD SEC CLC SEN CLN SEZ CLZ SEI CLI SES CLI SES CLS SES CLS SEV CLV | P,b P,b Rd | Set Bit in I/O Register Clear Bit in I/O Register Logical Shift Left Logical Shift Right Rotate Left Through Carry Rotate Right Through Carry Arithmetic Shift Right Swap Nibbles Flag Set Flag Clear Bit Store from Register to T Bit load from T to Register Set Carry Clear Carry Set Negative Flag Clear Negative Flag Set Zero Flag Clear Zero Flag Global Interrupt Enable Global Interrupt Disable Set Signed Test Flag Set Twos Complement Overflow Clear Twos Complement Overflow | $\begin{array}{c} I/O(P,b) \leftarrow 1 \\ I/O(P,b) \leftarrow 0 \\ Rd(n+1) \leftarrow Rd(n), Rd(0) \leftarrow 0 \\ Rd(n) \leftarrow Rd(n) + Rd(n), Rd(7) \leftarrow 0 \\ Rd(0) \leftarrow C, Rd(n+1) \leftarrow Rd(n), C \leftarrow Rd(7) \\ Rd(7) \leftarrow C, Rd(n) \leftarrow Rd(n+1), C \leftarrow Rd(0) \\ Rd(n) \leftarrow Rd(n+1), n=0.6 \\ Rd(30) \leftarrow Rd(74), Rd(74) \leftarrow Rd(30) \\ SREG(s) \leftarrow 1 \\ SREG(s) \leftarrow 0 \\ T \leftarrow Rr(b) \\ Rd(b) \leftarrow T \\ C \leftarrow 1 \\ C \leftarrow 0 \\ N \leftarrow 1 \\ N \leftarrow 0 \\ Z \leftarrow 1 \\ Z \leftarrow 0 \\ I \leftarrow 1 \\ I \leftarrow 0 \\ S \leftarrow 1 \\ S \leftarrow 0 \\ V \leftarrow 1 \\ V \leftarrow 0 \\ \end{array}$ | None None None Z,C,N,V Z,C,N,V Z,C,N,V Z,C,N,V Z,C,N,V Z,C,N,V None SREG(s) T None C C N N Z Z I I S S S V V V S S S V V | 2<br>2<br>1<br>1<br>1<br>1<br>1<br>1<br>1<br>1<br>1<br>1<br>1<br>1<br>1<br>1<br>1<br>1<br>1<br>1 | # **Instruction Set Summary (Continued)** | CLH | | Clear Half Carry Flag in SREG | H ← 0 | Н | 1 | | | |--------------------------|--|-------------------------------|------------------------------------------|------|-----|--|--| | MCU CONTROL INSTRUCTIONS | | | | | | | | | NOP | | No Operation | | None | 1 | | | | SLEEP | | Sleep | (see specific descr. for Sleep function) | None | 1 | | | | WDR | | Watchdog Reset | (see specific descr. for WDR/timer) | None | 1 | | | | BREAK | | Break | For On-chip Debug Only | None | N/A | | | # **Ordering Information** | Speed (MHz) | Power Supply | Ordering Code | Package <sup>(1)</sup> | Operation Range | |-------------|--------------|------------------------------|------------------------|-----------------| | | | ATmega64L-8AC | 64A | Commercial | | | | ATmega64L-8MC | 64M1 | (0°C to 70°C) | | 8 | 2.7 - 5.5 | ATmega64L-8AI | 64A | | | | 2.7 - 5.5 | ATmega64L-8MI | 64M1 | Industrial | | | | ATmega64L-8AU <sup>(2)</sup> | 64A | (-40°C to 85°C) | | | | ATmega64L-8MU <sup>(2)</sup> | 64M1 | | | | | ATmega64-16AC | 64A | Commercial | | | | ATmega64-16MC | 64M1 | (0°C to 70°C) | | 16 | 4.5 - 5.5 | ATmega64-16AI | 64A | | | 10 | 4.5 - 5.5 | ATmega64-16MI | 64M1 | Industrial | | | | ATmega64-16AU <sup>(2)</sup> | 64A | (-40°C to 85°C) | | | | ATmega64-16MU <sup>(2)</sup> | 64M1 | | Note: - 1. This device can also be supplied in wafer form. Please contact your local Atmel sales office for detailed ordering information and minimum quantities. - 2. Pb-free packaging alternative, complies to the European Directive for Restriction of Hazardous Substances (RoHS directive). Also Halide free and fully Green. | | Package Type | |------|-------------------------------------------------------------------------------------------------------| | 64A | 64-lead, Thin (1.0 mm) Plastic Gull Wing Quad Flat Package (TQFP) | | 64M1 | 64-pad, 9 x 9 x 1.0 mm body, lead pitch 0.50 mm, Quad Flat No-Lead/Micro Lead Frame Package (QFN/MLF) | # **Packaging Information** ## 64A ## 64M1 ### **Errata** The revision letter in this section refers to the revision of the ATmega64 device. ### ATmega64, all rev. - . Stabilizing time needed when changing XDIV Register - Stabilizing time needed when changing OSCCAL Register #### 1. Stabilizing time needed when changing XDIV Register After increasing the source clock frequency more than 2% with settings in the XDIV register, the device may execute some of the subsequent instructions incorrectly. #### Problem Fix / Workaround The NOP instruction will always be executed correctly also right after a frequency change. Thus, the next 8 instructions after the change should be NOP instructions. To ensure this, follow this procedure: - 1.Clear the I bit in the SREG Register. - 2.Set the new pre-scaling factor in XDIV register. - 3. Execute 8 NOP instructions - 4.Set the I bit in SREG This will ensure that all subsequent instructions will execute correctly. ## Assembly Code Example: ``` CLI ; clear global interrupt enable OUT XDIV, temp ; set new prescale value NOP ; no operation SEI ; clear global interrupt enable ``` ### 2. Stabilizing time needed when changing OSCCAL Register After increasing the source clock frequency more than 2% with settings in the OSC-CAL register, the device may execute some of the subsequent instructions incorrectly. #### **Problem Fix / Workaround** The behavior follows errata number 1., and the same Fix / Workaround is applicable on this errata. A proposal for solving problems regarding the JTAG instruction IDCODE is presented below. #### **IDCODE** masks data from TDI input The public but optional JTAG instruction IDCODE is not implemented correctly according to IEEE1149.1; a logic one is scanned into the shift register instead of the TDI input while shifting the Device ID Register. Hence, captured data from the preceding devices in the boundary scan chain are lost and replaced by all-ones, and data to succeeding devices are replaced by all-ones during Update-DR. If ATmega64 is the only device in the scan chain, the problem is not visible. #### Problem Fix / Workaround Select the Device ID Register of the ATmega64 (Either by issuing the IDCODE instruction or by entering the Test-Logic-Reset state of the TAP controller) to read out the contents of its Device ID Register and possibly data from succeeding devices of the scan chain. Note that data to succeeding devices cannot be entered during this scan, but data to preceding devices can. Issue the BYPASS instruction to the ATmega64 to select its Bypass Register while reading the Device ID Registers of preceding devices of the boundary scan chain. Never read data from succeeding devices in the boundary scan chain or upload data to the succeeding devices while the Device ID Register is selected for the ATmega64. Note that the IDCODE instruction is the default instruction selected by the Test-Logic-Reset state of the TAP-controller. #### Alternative Problem Fix / Workaround If the Device IDs of all devices in the boundary scan chain must be captured simultaneously (for instance if blind interrogation is used), the boundary scan chain can be connected in such way that the ATmega64 is the fist device in the chain. Update-DR will still not work for the succeeding devices in the boundary scan chain as long as IDCODE is present in the JTAG Instruction Register, but the Device ID registered cannot be uploaded in any case. # **Datasheet Revision History** Please note that the referring page numbers in this section are referred to this document. The referring revision in this section are referring to the document revision. # Changes from Rev. 2490J-03/05 to Rev. 2490K-04/06 - 1. Updated Figure 2 on page 3. - 2. Added "Resources" on page 7. - 3. Added Addresses in Register Descriptions. - 4. Updated "SPI Serial Peripheral Interface" on page 164. - 5. Updated Register- and bit names in "USART" on page 172. - 6. Updated note in "Bit Rate Generator Unit" on page 205. - 7. Updated Features in "Analog to Digital Converter" on page 232. # Changes from Rev. 2490I-10/04 to Rev. 2490J-03/05 - 1. MLF-package alternative changed to "Quad Flat No-Lead/Micro Lead Frame Package QFN/MLF". - 2. Updated "Electrical Characteristics" on page 328 - 3. Updated "Ordering Information" on page 14 # Changes from Rev. 2490H-10/04 to Rev. 2490I-11/04 - 1. Removed "Preliminary" and TBD's. - 2. Updated Table 8 on page 40, Table 11 on page 42, Table 19 on page 53, Table 132 on page 330, Table 134 on page 333. - 3. Updated features in "Analog to Digital Converter" on page 232. - 4. Updated "Electrical Characteristics" on page 328. # Changes from Rev. 2490G-03/04 to Rev. 2490H-10/04 - 1. Removed references to Analog Ground, IC1/IC3 changed to ICP1/ICP3, Input Capture Trigger changed to Input Capture Pin. - 2. Updated "ATmega103 and ATmega64 Compatibility" on page 4. - 3. Updated "External Memory Interface" on page 27 - 4. Updated "XDIV XTAL Divide Control Register" to "Clock Sources" on page 38. - 5. Updated code example in "WDTCR Watchdog Timer Control Register" on page 58. - 6. Added section "Unconnected Pins" on page 72. - 7. Updated Table 19 on page 53, Table 20 on page 57, Table 95 on page 238, and Table 60 on page 136. - 8. Updated Figure 116 on page 241. - 9. Updated "Version" on page 257. - 10. Updated "DC Characteristics" on page 328. - 11. Updated "Typical Characteristics" on page 343. - 12. Updated features in "Analog to Digital Converter" on page 232 and Table 136 on page 336. - 13. Updated "Ordering Information" on page 14. # Changes from Rev. 2490F-12/03 to Rev. 2490G-03/04 1. Updated "Errata" on page 17. # Changes from Rev. 2490E-09/03 to Rev. 2490F-12/03 1. Updated "Calibrated Internal RC Oscillator" on page 43. ## Changes from Rev. 2490D-02/03 to Rev. 2490E-09/03 - 1. Updated note in "XDIV XTAL Divide Control Register" on page 39. - 2. Updated "JTAG Interface and On-chip Debug System" on page 51. - 3. Updated "TAP Test Access Port" on page 250 regarding JTAGEN. - 4. Updated description for the JTD bit on page 260. - 5. Added a note regarding JTAGEN fuse to Table 118 on page 294. - 6. Updated R<sub>PU</sub> values in "DC Characteristics" on page 328. - 7. Updated "ADC Characteristics" on page 335. - 8. Added a proposal for solving problems regarding the JTAG instruction IDCODE in "Errata" on page 17. # Changes from Rev. 2490C-09/02 to Rev. 2490D-02/03 - 1. Added reference to Table 124 on page 298 from both SPI Serial Programming and Self Programming to inform about the Flash page size. - 2. Added Chip Erase as a first step under "Programming the Flash" on page 325 and "Programming the EEPROM" on page 326. - 3. Corrected OCn waveforms in Figure 52 on page 127. - 4. Various minor Timer1 corrections. - 5. Improved the description in "Phase Correct PWM Mode" on page 102 and on page 155. - 6. Various minor TWI corrections. - 7. Added note under "Filling the Temporary Buffer (Page Loading)" about writing to the EEPROM during an SPM page load. - 8. Removed ADHSM completely. - 9. Added note about masking out unused bits when reading the Program Counter in "Stack Pointer" on page 14. - 10. Added section "EEPROM Write During Power-down Sleep Mode" on page 25. - 11. Changed V<sub>HYST</sub> value to 120 in Table 19 on page 53. - 12. Added information about conversion time for Differential mode with Auto Triggering on page 236. - 13. Added two Fuse in Table 128 on page 311. - 14. Updated "Packaging Information" on page 15. Changes from Rev. 2490B-09/02 to Rev. 2490C-09/02 1. Changed the Endurance on the Flash to 10,000 Write/Erase Cycles. Changes from Rev. 2490A-10/01 to Rev. 2490B-09/02 - 1. Added 64-pad QFN/MLF Package and updated "Ordering Information" on page 14. - 2. Added the section "Using all Locations of External Memory Smaller than 64 KB" on page 35. - 3. Added the section "Default Clock Source" on page 39. - 4. Renamed SPMCR to SPMCSR in entire document. - 5. Added Some Preliminary Test Limits and Characterization Data Removed some of the TBD's and corrected data in the following tables and pages: Table 2 on page 24, Table 7 on page 38, Table 9 on page 41, Table 10 on page 41, Table 12 on page 42, Table 14 on page 43, Table 16 on page 44, Table 19 on page 53, Table 20 on page 57, Table 22 on page 59, "DC Characteristics" on page 328, Table 131 on page 330, Table 134 on page 333, Table 136 on page 336, and Table 137 - Table 144. 6. Removed Alternative Algortihm for Leaving JTAG Programming Mode. See "Leaving Programming Mode" on page 324. - 7. Improved description on how to do a polarity check of the ADC diff results in "ADC Conversion Result" on page 244. - 8. Updated Programming Figures: Figure 138 on page 296 and Figure 147 on page 309 are updated to also reflect that AVCC must be connected during Programming mode. Figure 142 on page 305 added to illustrate how to program the fuses. - 9. Added a note regarding usage of the "PROG\_PAGELOAD (0x6)" and "PROG\_PAGEREAD (0x7)" instructions on page 316. - 10. Updated "TWI Two-wire Serial Interface" on page 199. More details regarding use of the TWI Power-down operation and using the TWI as master with low TWBRR values are added into the data sheet. Added the note at the end of the "Bit Rate Generator Unit" on page 205. Added the description at the end of "Address Match Unit" on page 206. 11. Updated Description of OSCCAL Calibration Byte. In the data sheet, it was not explained how to take advantage of the calibration bytes for 2, 4, and 8 MHz Oscillator selections. This is now added in the following sections: Improved description of "OSCCAL – Oscillator Calibration Register<sup>(1)</sup>" on page 43 and "Calibration Byte" on page 295. - 12. When using external clock there are some limitations regards to change of frequency. This is descried in "External Clock" on page 44 and Table 131 on page 330. - 13. Added a sub section regarding OCD-system and power consumption in the section "Minimizing Power Consumption" on page 50. - 14. Corrected typo (WGM-bit setting) for: - "Fast PWM Mode" on page 100 (Timer/Counter0). - "Phase Correct PWM Mode" on page 102 (Timer/Counter0). - "Fast PWM Mode" on page 153 (Timer/Counter2). - "Phase Correct PWM Mode" on page 155 (Timer/Counter2). - 15. Corrected Table 81 on page 193 (USART). - 16. Corrected Table 102 on page 264 (Boundary-Scan) ## **Atmel Corporation** 2325 Orchard Parkway San Jose, CA 95131, USA Tel: 1(408) 441-0311 Fax: 1(408) 487-2600 ## Regional Headquarters ### **Europe** Atmel Sarl Route des Arsenaux 41 Case Postale 80 CH-1705 Fribourg Switzerland Tel: (41) 26-426-5555 Fax: (41) 26-426-5500 #### Asia Room 1219 Chinachem Golden Plaza 77 Mody Road Tsimshatsui East Kowloon Hong Kong Tel: (852) 2721-9778 Fax: (852) 2722-1369 #### Japan 9F, Tonetsu Shinkawa Bldg. 1-24-8 Shinkawa Chuo-ku, Tokyo 104-0033 Japan Tel: (81) 3-3523-3551 Fax: (81) 3-3523-7581 ## **Atmel Operations** #### Memory 2325 Orchard Parkway San Jose, CA 95131, USA Tel: 1(408) 441-0311 Fax: 1(408) 436-4314 ## Microcontrollers 2325 Orchard Parkway San Jose, CA 95131, USA Tel: 1(408) 441-0311 Fax: 1(408) 436-4314 La Chantrerie BP 70602 44306 Nantes Cedex 3, France Tel: (33) 2-40-18-18-18 Fax: (33) 2-40-18-19-60 ### ASIC/ASSP/Smart Cards Zone Industrielle 13106 Rousset Cedex, France Tel: (33) 4-42-53-60-00 Fax: (33) 4-42-53-60-01 1150 East Cheyenne Mtn. Blvd. Colorado Springs, CO 80906, USA Tel: 1(719) 576-3300 Fax: 1(719) 540-1759 Scottish Enterprise Technology Park Maxwell Building East Kilbride G75 0QR, Scotland Tel: (44) 1355-803-000 Fax: (44) 1355-242-743 #### RF/Automotive Theresienstrasse 2 Postfach 3535 74025 Heilbronn, Germany Tel: (49) 71-31-67-0 Fax: (49) 71-31-67-2340 1150 East Cheyenne Mtn. Blvd. Colorado Springs, CO 80906, USA Tel: 1(719) 576-3300 Fax: 1(719) 540-1759 ## Biometrics/Imaging/Hi-Rel MPU/ High Speed Converters/RF Datacom Avenue de Rochepleine BP 123 38521 Saint-Egreve Cedex, France Tel: (33) 4-76-58-30-00 Fax: (33) 4-76-58-34-80 ### **Literature Requests** www.atmel.com/literature Disclaimer: The information in this document is provided in connection with Atmel products. No license, express or implied, by estoppel or otherwise, to any intellectual property right is granted by this document or in connection with the sale of Atmel products. EXCEPT AS SET FORTH IN ATMEL'S TERMS AND CONDITIONS OF SALE LOCATED ON ATMEL'S WEB SITE, ATMEL ASSUMES NO LIABILITY WHATSOEVER AND DISCLAIMS ANY EXPRESS, IMPLIED OR STATUTORY WARRANTY RELATING TO ITS PRODUCTS INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTY OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, OR NON-INFRINGEMENT. IN NO EVENT SHALL ATMEL BE LIABLE FOR ANY DIRECT, INDIRECT, CONSEQUENTIAL, PUNITIVE, SPECIAL OR INCIDENTAL DAMAGES (INCLUDING, WITHOUT LIMITATION, DAMAGES FOR LOSS OF PROFITS, BUSINESS INTERRUPTION, OR LOSS OF INFORMATION) ARISING OUT OF THE USE OR INABILITY TO USE THIS DOCUMENT, EVEN IF ATMEL HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES. Atmel makes no representations or warranties with respect to the accuracy or completeness of the contents of this document and reserves the right to make changes to specifications and product descriptions at any time without notice. Atmel does not make any commitment to update the information contained herein. Atmel's products are not intended, authorized, or warranted for use as components in applications intended to support or sustain life. © Atmel Corporation 2006. All rights reserved. Atmel<sup>®</sup>, logo and combinations thereof, AVR<sup>®</sup>, Everywhere You Are<sup>®</sup> and AVR Studio<sup>®</sup> are registered trademarks. Other terms and product names may be trademarks of others.